Team members: Karunia Muda Kurniawan < Karunia Muda Kurniawan >

M. Ahza Bayanaka Wijanarko

Akmal Hafizh Musyaffa

M. Azfar A. Yusup

#### Team background

Academic Experience

All of the members just finished 3rd Year as an Electrical Engineering Undergraduate with a basic to intermediate knowledge of ASIC and IC Design Open-Source tools

Work Experience

We implemented the layout for a complete RISC-V processor with integrated SRAM, leveraging the open-source sky130 PDK and a full toolchain of OpenLane and OpenRAM.



### **Project information**

#### Goal

We aim to extend the OSU library with **AOI33, OAI33, and MUX4** cells to improve area, delay, and routability in complex designs.

Design - High Level Proposal

**MUX4** selects one of four inputs (x0,x1,x2,x3) based on control signals C0 and C1, outputting M.

**AOI33** computes  $y = \sim ((x0 \cdot x1 \cdot x2) + (x3 \cdot x4 \cdot x5))$ , combining two 3-input ANDs with a NOR.

**OAI33** computes  $y = \sim ((x0+x1+x2) \cdot (x3+x4+x5))$ , combining two 3-input ORs with a NAND.

**Physical Design Note**: For all gates, the Pull-up (PUN, using pMOS) and Pull-down (PDN, using nMOS) networks will be implemented as complementary CMOS duals to ensure correct logic operation and minimize static power.

#### Application

These cells are widely applied in control logic, arithmetic units, and multiplexing circuits to enable efficient and

scalable digital designs.



Figure 1 MUX4



Figure 2 AOI33



Figure 3 OAI33





**Target Specification for AOI33** 

| Parameter         | Targeted Spec. |
|-------------------|----------------|
| Drive Strength    | 1X             |
| Track             | 9              |
| VDD               | 3.3V           |
| Input Capacitance | ≤ 0.01 pF      |
| Leakage Power     | ≤ 0.5 nW       |
| Area              | ≤ 50 μm²       |
| Delay @FO4        | ≤ 0.3 ns       |

**AND-OR-INVERT 3-3** 





**Target Specification for OAI33** 

| Parameter         | Targeted Spec. |
|-------------------|----------------|
| Drive Strength    | 1X             |
| Track             | 9              |
| VDD               | 3.3V           |
| Input Capacitance | ≤ 0.01 pF      |
| Leakage Power     | ≤ 0.5 nW       |
| Area              | ≤ 50 μm²       |
| Delay @FO4        | ≤ 0.3 ns       |

**OR-AND-INVERT 3-3** 





**Target Specification for MUX4:1** 

| Parameter         | Targeted Spec. |
|-------------------|----------------|
| Drive Strength    | 1X             |
| Track             | 9              |
| VDD               | 3.3V           |
| Input Capacitance | ≤ 0.01 pF      |
| Leakage Power     | ≤ 0.5 nW       |
| Area              | ≤ 60 µm²       |
| Delay @FO4        | ≤ 0.3 ns       |

**MUX4:1 (Transmission Gate Logic)** 



#### Timeline:

|    | Timeline Chipathon - CHIPABROS     |      |         |    |         |    |         |    |           |    |    |    |         |    |
|----|------------------------------------|------|---------|----|---------|----|---------|----|-----------|----|----|----|---------|----|
|    | Task List Weel                     |      | Phase 2 |    | Phase 3 |    | Phase 4 |    |           |    |    |    |         |    |
| No |                                    |      | July    |    | August  |    | t       |    | September |    |    |    | October |    |
|    |                                    | Week | 29      | 30 | 31      | 32 | 33      | 34 | 35        | 36 | 37 | 38 | 39      | 40 |
| 1  | Schematic Design & Simulation      | •    |         |    |         |    |         |    |           |    |    |    |         |    |
|    | Design Layout & DRC Verification + | Post |         |    |         |    |         |    |           |    |    |    |         |    |
| 2  | Layout Simulation                  |      |         |    |         |    |         |    |           |    |    |    |         |    |
| 3  | Characterization                   |      |         |    |         |    |         |    |           |    |    |    |         |    |
| 4  | Final Review & Submission          |      |         |    |         |    |         |    |           |    |    |    |         |    |



### Work Distribution:

| Member Name        | Work Description                   |
|--------------------|------------------------------------|
| Karunia Kurniawan  | AOI33 design schematic and layout  |
| Muhammad Wijanarko | OAI33 design schematic and layout  |
| Akmal Musyaffa     | MUX4:1 design schematic and layout |
| Muhammad Yusup     | MUX4:1 design schematic and layout |



#### Reference:

- <a href="https://www.researchgate.net/publication/257799438">https://www.researchgate.net/publication/257799438</a> High performance low power 200 Gbs 41 MUX with TGL in 45 nm technology
- <a href="https://gf180mcu-pdk.readthedocs.io/en/latest/digital/standard\_cells/gf180mcu\_fd\_sc\_mcu9t5v0/index.html">https://gf180mcu-pdk.readthedocs.io/en/latest/digital/standard\_cells/gf180mcu\_fd\_sc\_mcu9t5v0/index.html</a>
- <a href="https://courses.cs.washington.edu/courses/cse370/03sp/pdfs/lectures/lecture10.pdf#:~:text=AND,2x2%20AOI%20%2B%20symbol</a>
- <a href="https://www.ijirset.com/upload/2015/ncetas15/23">https://www.ijirset.com/upload/2015/ncetas15/23</a> P ID 31.pdf#:~:text=,power%20consumption%20and%20minimum%20delay

### Our Repo:

https://github.com/azfaray/chipathon\_chipabros.git

